International Journal of Electrical and Electronics Engineering Studies (IJEEES)

EA Journals

5-Line-to-32 Line-Decoder/Demultiplexer using IC 74AC11138 i.e. 3:8 Decoder/Demultiplexer

Abstract

The circuit is designed to be used in high performance memory-decoding or data-routing applications requiring very short propagation delay times. In highperformance memory systems, this decoder can be used to minimize the effects of system decoding. When employed with high-speed memories utilizing a fast enable circuit, the delay times of this decoder and the enable time of the memory are usually less than the typical access time of the memory. This means that the effective system delay introduced by the decoder is negligible.

Keywords: 4:16 bit decoder design, CMOS inverter, IC 74AC11138, decoder, practical

cc logo

This work by European American Journals is licensed under a Creative Commons Attribution-NonCommercial-NoDerivs 4.0 Unported License

 

Recent Publications

Email ID: submission@ea-journals.org
Impact Factor: 7.04
Print ISSN: 2056-581X
Online ISSN: 2056-5828
DOI: https://doi.org/10.37745/ijeees.13

Author Guidelines
Submit Papers
Review Status

 

Scroll to Top

Don't miss any Call For Paper update from EA Journals

Fill up the form below and get notified everytime we call for new submissions for our journals.